Machine Learning for high speed channel optimization
November 01, 2019 ยท Declared Dead ยท + Add venue
"No code URL or promise found in abstract"
Evidence collected by the PWNC Scanner
Authors
Jiayi He, Aravind Sampath Kumar, Arun Chada, Bhyrav Mutnury, James Drewniak
arXiv ID
1911.04317
Category
stat.OT
Cross-listed
cs.LG,
eess.SP,
stat.ML
Citations
0
Last Checked
1 month ago
Abstract
Design of printed circuit board (PCB) stack-up requires the consideration of characteristic impedance, insertion loss and crosstalk. As there are many parameters in a PCB stack-up design, the optimization of these parameters needs to be efficient and accurate. A less optimal stack-up would lead to expensive PCB material choices in high speed designs. In this paper, an efficient global optimization method using parallel and intelligent Bayesian optimization is proposed for the stripline design.
Community Contributions
Found the code? Know the venue? Think something is wrong? Let us know!
๐ Similar Papers
In the same crypt โ stat.OT
R.I.P.
๐ป
Ghosted
R.I.P.
๐ป
Ghosted
Topological Information Data Analysis
R.I.P.
๐ป
Ghosted
Approaching Ethical Guidelines for Data Scientists
R.I.P.
๐ป
Ghosted
Aggregating incoherent agents who disagree
R.I.P.
๐ป
Ghosted
Product risk assessment: a Bayesian network approach
R.I.P.
๐ป
Ghosted
A Fourier-invariant method for locating point-masses and computing their attributes
Died the same way โ ๐ป Ghosted
R.I.P.
๐ป
Ghosted
Language Models are Few-Shot Learners
R.I.P.
๐ป
Ghosted
PyTorch: An Imperative Style, High-Performance Deep Learning Library
R.I.P.
๐ป
Ghosted
XGBoost: A Scalable Tree Boosting System
R.I.P.
๐ป
Ghosted